

**Digital Fundamentals** 









### **Next State Table**



| Present-state outputs | Next-state outputs |
|-----------------------|--------------------|
| λ                     | Α                  |

| С | В | Α | C+ | B+ | A+ |
|---|---|---|----|----|----|
| 0 | 0 | 0 | 0  | 0  | 1  |
| 0 | 0 | 1 | 0  | 1  | 0  |
| 0 | 1 | 0 | 0  | 1  | 1  |
| 0 | 1 | 1 | 1  | 0  | 0  |
| 1 | 0 | 0 | 1  | 0  | 1  |
| 1 | 0 | 1 | 1  | 1  | 0  |
| 1 | 1 | 0 | 1  | 1  | 1  |
| 1 | 1 | 1 | 0  | 0  | 0  |
|   |   |   |    |    |    |

| BAC      | 0              | 1   |  |
|----------|----------------|-----|--|
| 00<br>01 | )              | 7   |  |
|          | 0              | 0   |  |
| 11       | 0              | 0   |  |
| 10       | 1              | 1   |  |
| (        | D <sub>A</sub> | = Ā |  |

**Next-State Table** 

### **Next State Table**

Present-state outputs Next-state outputs

| С | В | Α | C+ | B+ | A+ |
|---|---|---|----|----|----|
| 0 | 0 | 0 | 0  | 0  | 1  |
| 0 | 0 | 1 | 0  | 1  | 0  |
| 0 | 1 | 0 | 0  | 1  | 1  |
| 0 | 1 | 1 | 1  | 0  | 0  |
| 1 | 0 | 0 | 1  | 0  | 1  |
| 1 | 0 | 1 | 1  | 1  | 0  |
| 1 | 1 | 0 | 1  | 1  | 1  |
| 1 | 1 | 1 | 0  | 0  | 0  |
|   |   |   |    |    |    |

| BA C | 0 | 1_ |
|------|---|----|
| 00   | 0 | 0  |
| 01   |   | 1  |
| 11   | 0 | 0  |
| 10   | 1 | 1) |

$$D_{B} = A\overline{B} + \overline{A}B = A \oplus B$$

**Next-State Table** 

### **Next State Table**

| Present-state outputs | Next-state outputs |
|-----------------------|--------------------|
|-----------------------|--------------------|

| $\overline{}$ |   | $\longrightarrow$ |    |    | $\rightarrow$ |
|---------------|---|-------------------|----|----|---------------|
| С             | В | Α                 | C+ | B+ | A+            |
| 0             | 0 | 0                 | 0  | 0  | 1             |
| 0             | 0 | 1                 | 0  | 1  | 0             |
| 0             | 1 | 0                 | 0  | 1  | 1             |
| 0             | 1 | 1                 | 1  | 0  | 0             |
| 1             | 0 | 0                 | 1  | 0  | 1             |
| 1             | 0 | 1                 | 1  | 1  | 0             |
| 1             | 1 | 0                 | 1  | 1  | 1             |
| 1             | 1 | 1                 | 0  | 0  | 0             |

**Next-State Table** 

# Design Method - Cont'd

Step 4

Realize the circuit. Present-state outputs Required FF input

| С | В | Α | D <sub>C</sub> | D <sub>B</sub> | D <sub>A</sub> |
|---|---|---|----------------|----------------|----------------|
| 0 | 0 | 0 | 0              | 0              | 1              |
| 0 | 0 | 1 | 0              | 1              | 0              |
| 0 | 1 | 0 | 0              | 1              | 1              |
| 0 | 1 | 1 | 1              | 0              | 0              |
| 1 | 0 | 0 | 1              | 0              | 1              |
| 1 | 0 | 1 | 1              | 1              | 0              |
| 1 | 1 | 0 | 1              | 1              | 1              |
| 1 | 1 | 1 | 0              | 0              | 0              |



$$D_{C} = AB\overline{C} + \overline{B}C + \overline{A}C$$



$$D_B = A\overline{B} + \overline{A}B = A \oplus B$$

| BA C | 0              | 1               |
|------|----------------|-----------------|
| 00   |                | 1               |
| 01   | 0              | 0               |
| 11   | 0              | 0               |
| 10   | 1              | 1               |
|      | D <sub>A</sub> | $=\overline{A}$ |



# SEQUENTIAL CIRCUITS - III

DESIGN METHOD FOR SYNCHRONOUS COUNTERS

### **Design Method - Synchronous Counters**

Goal: Given the state diagram of a counter realize it using common FFs (and combinational logic).

Example: Design a 3-bit counter having the following state diagram. Use D FFs.



3-bit synchronous counter

D Q
D Q
D Q
D Q
Combinational circuit
D Q
CLK

FF outputs are **fed back** to combinational circuit inputs.

Combinational circuit outputs  $D_A$ ,  $D_B$ , &  $D_C$  are connected to D FF inputs and will be transferred to the output at next active clock edge.

*Key*: Design combinational circuit to take previous counter outputs & produce the next state.

Systematic design method is similar to that used for FF conversion considered before.

# **Design Method: Steps**

Step 1

 Draw a State Diagram for the desired Count Sequence



Step 2

Determine the Functional Block Diagram of the N-bit Counter.

1) Number of flip-flops?

2) Inputs and Outputs of combinational circuit?

3-bit synchronous counter





#### **Combinational Circuit**

*Inputs*: Present-state counter outputs (A,B,C).

*Outputs*: Next-state counter outputs to connect to FF inputs.  $(D_A, D_B, D_C)$ 

# Design Method - Cont'd

Step 3A

Truth table of the combinational circuit.

**A.** Determine **next state table** for the counter.

| Prese | nt-state | outputs | Next | t-state o<br>人 | utputs     |
|-------|----------|---------|------|----------------|------------|
| C     | R        | Δ       | C+   | R+             | <b>A</b> + |
| 0     | 0        | 0       | 0    | 0              | 1          |
| 0     | 0        | 1       | 0    | 1              | 0          |
| 0     | 1        | 0       | 0    | 1              | 1          |
| 0     | 1        | 1       | 1    | 0              | 0          |
| 1     | 0        | 0       | 1    | 0              | 1          |
| 1     | 0        | 1       | 1    | 1              | 0          |
| 1     | 1        | 0       | 1    | 1              | 1          |
| 1     | 1        | 1       | 0    | 0              | 0          |

**Next-State Table** 



A synchronous counter can be realized with D FFs or with any other FF

## Design Method – Cont'd

\*Excitation Table:
Specifies what the FF inputs should be for a specific Q → Q+ transition to occur.

Step 3B

Truth table of the combinational circuit.
 B. Using the excitation table, determine the output values of the combinational circuit.

|        |          |         |            | -state o       | utputs         | <u>R</u> equir | ed FF i       | nput           |
|--------|----------|---------|------------|----------------|----------------|----------------|---------------|----------------|
| Preser | nt-state | outputs | $\uparrow$ | <b>†</b>       | <u> </u>       | <b>—</b>       | $\rightarrow$ | <b></b>        |
| С      | В        | Α       | C+         | B <sup>+</sup> | A <sup>+</sup> | $D_C$          | $D_B$         | D <sub>A</sub> |
| 0      | 0        | 0       | 0          | 0              | 1              | 0              | 0             | 1              |
| 0      | 0        | 1       | 0          | 1              | 0              | 0              | 1             | 0              |
| 0      | 1        | 0       | 0          | 1              | 1              | 0              | 1             | 1              |
| 0      | 1        | 1       | 1          | 0              | 0              | 1              | 0             | 0              |
| 1      | 0        | 0       | 1          | 0              | 1              | 1              | 0             | 1              |
| 1      | 0        | 1       | 1          | 1              | 0              | 1              | 1             | 0              |
| 1      | 1        | 0       | 1          | 1              | 1              | 1              | 1             | 1              |
| 1      | 1        | 1       | 0          | 0              | 0              | 0              | 0             | 0              |

| _                            |        | D | Q     |   | _ |  |  |
|------------------------------|--------|---|-------|---|---|--|--|
| _                            |        | > | Q     |   | - |  |  |
| D Flip Flop Excitation Table |        |   |       |   |   |  |  |
|                              | Q      | Q | +     | D |   |  |  |
|                              | 0      | C | )   ( | 0 |   |  |  |
|                              | $\sim$ | 4 |       | 4 |   |  |  |

D ⇔ Q+

**Next-State Table** 

We now have a truth table for the combinational circuit!



# Design Method - Cont'd

Step 4

Realize the circuit. Present-state outputs Required FF input

| $\overline{}$ |   | $\overline{}$ |       |       |       |  |  |
|---------------|---|---------------|-------|-------|-------|--|--|
| С             | В | Α             | $D_C$ | $D_B$ | $D_A$ |  |  |
| 0             | 0 | 0             | 0     | 0     | 1     |  |  |
| 0             | 0 | 1             | 0     | 1     | 0     |  |  |
| 0             | 1 | 0             | 0     | 1     | 1     |  |  |
| 0             | 1 | 1             | 1     | 0     | 0     |  |  |
| 1             | 0 | 0             | 1     | 0     | 1     |  |  |
| 1             | 0 | 1             | 1     | 1     | 0     |  |  |
| 1             | 1 | 0             | 1     | 1     | 1     |  |  |
| 1             | 1 | 1             | 0     | 0     | 0     |  |  |



$$D_C = AB\overline{C} + \overline{B}C + \overline{A}C$$



$$D_B = A\overline{B} + \overline{A}B = A \oplus B$$





# **Synchronous Counter Example 2**

#### Design a synchronous counter with count sequence using DFFs:

The counter also has an external active high synchronous CLEAR input which will clear the counter to 000 at next active clock edge when set to '1'.

# 1) State Diagram



# 2) Functional Block Diagram



### 3) Next State Table / Truth table of C.C.



# 4) Final Implementation

*Step1*: Write state diagram.

*Step2*: Determine functional block diagram of counter.

*Step3*: Functional block diagram of combinational circuit.







*Step4*: Get TT of combinational circuit using FF excitation table.

Step5: Realize circuit.

| CLEAR | С | В | Α | C+ | B <sup>+</sup> | A <sup>+</sup> | $D_{c}$ | , D <sub>B</sub> | $D_A$ |
|-------|---|---|---|----|----------------|----------------|---------|------------------|-------|
| 0     | 0 | 0 | 0 | 0  | 1              | 0              | 0       | 1                | 0     |
| 0     | 0 | 0 | 1 | 0  | 0              | 0              | 0       | 0                | 0     |
| 0     | 0 | 1 | 0 | 1  | 1              | 0              | 1       | 1                | 0     |
| 0     | 0 | 1 | 1 | X  | X              | X              | X       | X                | X     |
| 0     | 1 | 0 | 0 | 1  | 0              | 1              | 1       | 0                | 1     |
| 0     | 1 | 0 | 1 | 0  | 0              | 1              | 0       | 0                | 1     |
| 0     | 1 | 1 | 0 | 1  | 0              | 0              | 1       | 0                | 0     |
| 0     | 1 | 1 | 1 | X  | X              | X              | X       | X                | X     |
| 1     | X | X | X | 0  | 0              | 0              | 0       | 0                | 0     |

$$D_{C} = \overline{CLEAR} \bullet B + \overline{CLEAR} \bullet C \bullet \overline{A}$$

$$D_{B} = \overline{CLEAR} \bullet \overline{C} \bullet \overline{A}$$

$$D_{A} = \overline{CLEAR} \bullet C \bullet \overline{B}$$